## Intro. to Computer Architecture

## Daniel Page

Department of Computer Science, University Of Bristol, Merchant Venturers Building, Woodland Road, Bristol, BS8 1UB. UK. (csdsp@bristol.ac.uk)

January 9, 2018

Keep in mind there are *two* PDFs available (of which this is the latter):

- 1. a PDF of examinable material used as lecture slides, and
- 2. a PDF of non-examinable, extra material:
  - the associated notes page may be pre-populated with extra, written explaination of material covered in lecture(s), plus
  - anything with a "grey'ed out" header/footer represents extra material which is useful and/or interesting but out of scope (and hence not covered).

| Notes: | 7 |
|--------|---|
| Notes: |   |

Notes:

COMS12200 lecture: week #2

- ► Agenda:
- 1. comments, questions, recap, then
- 2. some special-purpose implementation techniques and related trade-offs, namely
  - improving the functionality of a ripple-carry adder, and
  - reducing the latency of a ripple-carry adder (via carry look-ahead addition).



oit # 3b6f641 @ 2018-01-09



### COMS12200 lecture: week #2

▶ Recap: we produced the following algorithm for (ripple-carry) addition

```
Algorithm

Input: Two unsigned, n-digit, base-b integers x and y, and a 1-digit carry-in ci \in \{0,1\}

Output: An unsigned, n-digit, base-b integer r = x + y, and a 1-digit carry-out co \in \{0,1\}

1 r \leftarrow 0, c_0 \leftarrow ci
2 for i = 0 upto n - 1 step + 1 do
3 r_i \leftarrow (x_i + y_i + c_i) \mod b
4 | if (x_i + y_i + c_i) < b then c_{i+1} \leftarrow 0 else c_{i+1} \leftarrow 1
5 end
6 co \leftarrow c_n
7 return r, co
```

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

| Notes: |      |      |  |
|--------|------|------|--|
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        |      |      |  |
|        | <br> | <br> |  |

## COMS12200 lecture: week #2

▶ Recap: we produced the following design for (ripple-carry) addition



based on existence of a full-adder cell.



git # 3b6f641 @ 2018-01-09



Boolean algebra + computer arithmetic  $\sim$  design trade-offs (1) Area vs. functionality

▶ Question: how can we support subtraction?



| Notes: |  |  |  |
|--------|--|--|--|
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |
|        |  |  |  |

# Boolean algebra + computer arithmetic $\leadsto$ design trade-offs (1) Area vs. functionality

- Question: how can we support subtraction?
- ▶ Solution: the algorithm is basically the same

```
Algorithm
   Input: Two unsigned, n-digit, base-b integers x and y, and a
           1-digit borrow-in bi \in \{0, 1\}
   Output: An unsigned, n-digit, base-b integer r = x - y, and a
             1-digit borrow-out bo \in \{0, 1\}
1 r \leftarrow 0, c_0 \leftarrow bi
2 for i = 0 upto n - 1 step +1 do
 r_i \leftarrow (x_i - y_i - c_i) \mod b
 4 if (x_i - y_i - c_i) \ge 0 then c_{i+1} \leftarrow 0 else c_{i+1} \leftarrow 1
5 end
 bo ← c_n
 7 return r, bo
```



## Boolean algebra + computer arithmetic → design trade-offs (1) Area vs. functionality

- Question: how can we support subtraction?
- ► Solution: the design is basically the same we produced the following design



albeit now based on existence of an alternative, full-subtractor cell.

|   | Notes: |
|---|--------|
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
| L |        |
|   |        |
|   |        |
|   | Notes: |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |
|   |        |

Boolean algebra + computer arithmetic → design trade-offs (2)

Area vs. functionality

- ▶ Question: how can we support subtraction *and* addition?
- ▶ Solution #1: compute *both*, then select which we want, i.e.,



st.

$$r = \begin{cases} x + y & \text{if } op = 0 \\ x - y & \text{if } op = 1 \end{cases}$$

ignoring the carry/borrow in and out for the moment.

© Daniel Page (csdsp@bristol.ac.uk) Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09

University of BRISTOL

Boolean algebra + computer arithmetic  $\leadsto$  design trade-offs (2) Area vs. functionality

- ▶ Question: how can we support subtraction *and* addition?
- ► Solution #2: we know  $x y \equiv x + (-y)$  and can already compute x + y, so



given we want

$$r = \begin{cases} x + y + ci & \text{if } op = 0\\ x - y - ci & \text{if } op = 1 \end{cases}$$

we just need to consider how x', y' and ci' are controlled?

Daniel Page (csdsp@bristol.ac.uk)

Intro. to Computer Architecture

University of BRISTOL

| Notes: |  |  |
|--------|--|--|
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |
|        |  |  |

Notes:

# Boolean algebra + computer arithmetic $\leadsto$ design trade-offs (3) Area vs. functionality

## Definition

The term two's-complement can be used as a noun (i.e., to describe the representation) or a verb (i.e., to describe an operation): the latter case defines "taking the two's-complement of x" to mean negating x and thus computing the representation of -x. To do so, we compute  $-x \mapsto \neg x + 1$ .

► So,

| ор | ci |                  |   | r |             |
|----|----|------------------|---|---|-------------|
| 0  | 0  | x                | + | у | + ci        |
| 0  | 1  | $\boldsymbol{x}$ | + | y | + <i>ci</i> |
| 1  | 0  | x                | _ | y | – <i>сі</i> |
| 1  | 1  | $\boldsymbol{x}$ | _ | y | – ci        |

© Daniel Page (csdsp@bristol.ac.u Intro. to Computer Architecture



Boolean algebra + computer arithmetic  $\rightsquigarrow$  design trade-offs (3) Area vs. functionality

## Definition

The term two's-complement can be used as a noun (i.e., to describe the representation) or a verb (i.e., to describe an operation): the latter case defines "taking the two's-complement of x" to mean negating x and thus computing the representation of -x. To do so, we compute  $-x \mapsto \neg x + 1$ .

► So,

| ор | ci |   |   | r |   |   |
|----|----|---|---|---|---|---|
| 0  | 0  | х | + | y | + | 0 |
| 0  | 1  | x | + | y | + | 1 |
| 1  | 0  | x | _ | y | _ | 0 |
| 1  | 1  | x | _ | y | _ | 1 |

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |

# Boolean algebra + computer arithmetic $\rightsquigarrow$ design trade-offs (3) Area vs. functionality

## Definition

The term two's-complement can be used as a noun (i.e., to describe the *representation*) or a verb (i.e., to describe an *operation*): the latter case defines "taking the two's-complement of x'' to mean negating x and thus computing the representation of -x. To do so, we compute  $-x \mapsto \neg x + 1$ .

So,

| ор | ci |                  |   | r            |   |   |
|----|----|------------------|---|--------------|---|---|
| 0  | 0  | x                | + | y            | + | 0 |
| 0  | 1  | $\boldsymbol{x}$ | + | y            | + | 1 |
| 1  | 0  | $\boldsymbol{x}$ | + | $\neg y + 1$ | - | 0 |
| 1  | 1  | х                | + | $\neg y + 1$ | _ | 1 |

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

rit # 3b6f641 @ 2018-01-09



Boolean algebra + computer arithmetic  $\rightsquigarrow$  design trade-offs (3) Area vs. functionality

## Definition

The term two's-complement can be used as a noun (i.e., to describe the *representation*) or a verb (i.e., to describe an *operation*): the latter case defines "taking the two's-complement of x" to mean negating x and thus computing the representation of -x. To do so, we compute  $-x \mapsto \neg x + 1$ .

► So,

| ор | ci |                  |   | r        |   |   |
|----|----|------------------|---|----------|---|---|
| 0  | 0  | х                | + | y        | + | 0 |
| 0  | 1  | $\boldsymbol{x}$ | + | y        | + | 1 |
| 1  | 0  | x                | + | $\neg y$ | + | 1 |
| 1  | 1  | $\boldsymbol{x}$ | + | $\neg y$ | + | 0 |

|   | Notes: |   |
|---|--------|---|
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
| Į |        | _ |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
|   |        |   |
| Ī | Notes: |   |
|   | Notes: |   |

# Boolean algebra + computer arithmetic $\leadsto$ design trade-offs (3) Area vs. functionality

## Definition

The term two's-complement can be used as a noun (i.e., to describe the representation) or a verb (i.e., to describe an operation): the latter case defines "taking the two's-complement of x" to mean negating x and thus computing the representation of -x. To do so, we compute  $-x \mapsto \neg x + 1$ .

► So,

| ор | ci |                  |   | r        |   |   |
|----|----|------------------|---|----------|---|---|
| 0  | 0  | x                | + | у        | + | 0 |
| 0  | 1  | $\boldsymbol{x}$ | + | y        | + | 1 |
| 1  | 0  | x                | + | $\neg y$ | + | 1 |
| 1  | 1  | $\boldsymbol{x}$ | + | $\neg y$ | + | 0 |

and then just translate via

| ор | ci | $x_i$ | $y_i$ | ci' | $x'_i$ | $y_i'$ |
|----|----|-------|-------|-----|--------|--------|
| 0  | 0  | 0     | 0     | 0   | 0      | 0      |
| 0  | 1  | 1     | 1     | 1   | 1      | 1      |
| 1  | 0  | 0     | 0     | 1   | 0      | 1      |
| 1  | 1  | 1     | 1     | 0   | 1      | 0      |

i.e.,  $ci' = ci \oplus op$ ,  $x'_i = x_i$ , and  $y'_i = y_i \oplus op$  ...

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture



# Boolean algebra + computer arithmetic $\leadsto$ design trade-offs (4) Area vs. functionality

... to yield



| Notee                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Notes:  The comparison with a single ripple-carry adder is easy to see: the combined design includes $n + 1$ additional XORs, the area related to                                                                                                                                                                                                                                                                             |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus                                                                                                                                          |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n + 1$ additional XORs, the area related to                                                                                                                                                                                                                                                                                   |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |
| • The comparison with a single ripple-carry adder is easy to see: the combined design includes $n+1$ additional XORs, the area related to which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly |

# Boolean algebra + computer arithmetic $\leadsto$ design trade-offs (4) Area vs. functionality

... to yield



- Question(s):
- 1. what are the design trade-offs here, and/or
- 2. how do we evaluate this design vs. alternatives?
- Answer(s):
  - -ve: : higher area vs. ripple-carry adder+ve: : greater functionality vs. ripple-carry adder

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

# 3b6f641 @ 2018-01-09

University of BRISTOL

## Boolean algebra + computer arithmetic $\rightsquigarrow$ design trade-offs (4) Area vs. functionality

... to yield



- Question(s):
- 1. what are the design trade-offs here, and/or
- 2. how do we evaluate this design vs. alternatives?
- ► Answer(s):

+ve: : lower area vs. ripple-carry adder plus subtractor -ve: : lesser functionality vs. ripple-carry adder plus subtractor

Daniel Page (csdsp@bristol.ac.uk)



#### Viotos.



#### Notes

The comparison with a single ripple-carry adder is easy to see: the combined design includes n + 1 additional XORs, the area related to
which is traded-off against support for subtraction. In contrast, the comparison with the separate design (i.e., a ripple-carry adder plus
a subtractor) is a more subtle wrt. the functionality metric. The point is that although both support subtraction, the former is clearly
unable to simultaneously perform addition and subtraction, whereas the latter might be.

Boolean algebra + computer arithmetic  $\sim$  design trade-offs (5) Area vs. latency

## Definition

**latency**, *n*. the interval between the reception of a stimulus and the response to that stimulus.

- OED (http://www.oed.com)

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



Boolean algebra + computer arithmetic  $\sim$  design trade-offs (5)  $_{\text{Area vs. latency}}$ 

## Definition

**latency**, *n*. the interval between the reception of a stimulus and the response to that stimulus.

- OED (http://www.oed.com)

▶ Question: what is the latency of ripple-carry addition?

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

# Boolean algebra + computer arithmetic $\sim$ design trade-offs (5) Area vs. latency

## Definition

**latency**, *n*. the interval between the reception of a stimulus and the response to that stimulus.

- OED (http://www.oed.com)

- ▶ Question: what is the latency of ripple-carry addition?
- ▶ Solution: O(n).

© Daniel Page (csdsp@bristol.ac.uk Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



Boolean algebra + computer arithmetic  $\sim$  design trade-offs (5)  $_{\text{Area vs. latency}}$ 

## Definition

**latency**, *n*. the interval between the reception of a stimulus and the response to that stimulus.

- OED (http://www.oed.com)

- ► Question: what is the latency of ripple-carry addition?
- ▶ Solution: O(n).
- ▶ Question: can we *improve* this somehow?

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |

## Boolean algebra + computer arithmetic $\sim$ design trade-offs (5) $_{\text{Area vs. latency}}$

### Definition

**latency**, *n*. the interval between the reception of a stimulus and the response to that stimulus.

- OED (http://www.oed.com)

- Question: what is the latency of ripple-carry addition?
- ▶ Solution: O(n).
- ▶ Question: can we *improve* this somehow?
- ► Solution: yes ...

© Daniel Page (csdsp@bristol.ac.ul Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



Boolean algebra + computer arithmetic  $\sim$  design trade-offs (6) Area vs. latency

- ▶ Observation: the carry-chain between cells *dictates* latency.
- ► Idea: *decouple* computation of the carry from the sum.
  - ▶ We know *something* about how the *i*-th cell behaves in isolation, i.e.,

1. 
$$x_i + y_i > b - 1 \implies \text{it generates a carry}$$

2. 
$$x_i + y_i = b - 1 \implies \text{it propagates a carry}$$

3. 
$$x_i + y_i < b - 1 \implies \text{it absorbs}$$
 a carry

For b = 2, imagine  $g_i$  and  $p_i$  tell us whether the stage generate or propagate a carry; then

$$g_i = x_i \wedge y_i p_i = x_i \oplus y_i$$

and we have that

$$c_{i+1} = g_i \lor (c_i \land p_i)$$

where, again,  $c_0 = ci$  and we produce a carry-out  $c_n = co$ .



| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |

# Boolean algebra + computer arithmetic $\rightsquigarrow$ design trade-offs (7) Area vs. latency



© Daniel Page (csdsp@bristol.ac.) Intro. to Computer Architecture University of BRISTOL

Boolean algebra + computer arithmetic  $\rightsquigarrow$  design trade-offs (8) Area vs. latency

► Solution: a carry look-ahead adder design







## Boolean algebra + computer arithmetic $\rightsquigarrow$ design trade-offs (8) Area vs. latency

► Solution: a carry look-ahead adder design



- Question(s):
- 1. what are the design trade-offs here, and/or
- 2. how do we evaluate this design vs. alternatives?
- ► Answer(s):

-ve: : higher area vs. ripple-carry adder+ve: : lower latency vs. ripple-carry adder

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



### Conclusions

## ► Take away points:

1. We've seen two concrete design trade-offs, namely

higher area → greater functionality higher area → lower latency

noting that each design was still correct.

- 2. To produce the associated designs, we've had to understand
  - the problem domain (e.g., computer arithmetic),
  - the problem specification (e.g., design constaints, such as a preference for low latency),
  - the resources and techniques available (e.g., Boolean operators)
  - **>**

which is subtle, but critical: the best results are produced by application of richer understanding (of this unit, CS in general, and beyond).







## Additional Reading

- ▶ Wikipedia: Computer Arithmetic. URL: http://en.wikipedia.org/wiki/Category:Computer\_arithmetic.
- D. Page. "Chapter 7: Arithmetic and logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009.
- ▶ B. Parhami. "Part 2: Addition/subtraction". In: Computer Arithmetic: Algorithms and Hardware Designs. 1st ed. Oxford University Press, 2000.

© Daniel Page (csdsp@bristol.ac.uk)
Intro. to Computer Architecture

git # 3b6f641 @ 2018-01-09



University of BRISTOL

## References

- [1] Wikipedia: Computer Arithmetic. URL: http://en.wikipedia.org/wiki/Category:Computer\_arithmetic (see p. 57).
- [2] D. Page. "Chapter 7: Arithmetic and logic". In: A Practical Introduction to Computer Architecture. 1st ed. Springer-Verlag, 2009 (see p. 57).
- [3] B. Parhami. "Part 2: Addition/subtraction". In: Computer Arithmetic: Algorithms and Hardware Designs. 1st ed. Oxford University Press, 2000 (see p. 57).

| Notes: |  |
|--------|--|
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
|        |  |
| Notes: |  |